

## DYNAMIC ENGINEERING

150 Dubois St. Suite B/C, Santa Cruz, CA 95060 Ph: 831-457-8891 sales@dyneng.com Est. 1988

## Statement of Volatility PN: PCIe-Spartan-VI

Manufacturer Part Number: PCIe-Spartan-VI, includes all types (-LVDS, 485, Mixed, etc.)

**Manufacturer Part Description**: 1/2 length PCIe format design with user programmable FPGA, RS485 and LVDS options, TTL IO, PLL. D100 connector at bezel.

Memory Type: FLASH, SRAM, FIFO

**Memory Size**: Bridge: Internal registers for configuration, FIFO memory to support link traffic. FIFO on PCIe lanes includes Four, read completion buffers in the uplink direction and one read completion buffer for downlink.

**Memory Size[FPGAs]**: varies with installed FPGA. Xilinx [XCSLX100] for both Bus Controller and User FPGA.

**Volatility**: Both FPGA's: SRAM and FIFO memories cleared by power cycle. FLASH is retained through power cycle. FLASH is used to reload FPGA at power-on. Bridge: FIFO memory is continuously rewritten during operation and effectively cleared by this process.

User Accessible: SRAM within FPGA is configured into registers etc. FPGA features are R/W [in many cases] to user software. SRAM contents are lost at power down and re-written with base design from FLASH upon power-on. Bridge: EEPROM can be used to store Bridge configuration values by the user. FIFO within Bridge is not user accessible in the traditional sense as the PCle traffic is flowing through these memories without user control

Clearing Procedure: FPGA's Power cycle or re-write data stored contents per approved procedure. SRAM model for internal and FIFO. Bridge: Use, and Power cycle for FIFO memory.

Notes or Warnings: None